| Courses Networking / Telecoms Training / Embedded Systems | Locality Industrial Area Phase II |
1. A New VLSI Architecture of Parallel MultiplierAccumulator Based on Radix-2 Modified Booth Algorithm.
2. An Efficient Architecture for 3-D Discrete Wavelet Transform.
3. The Design of FIR Filter Base on Improved DA Algorithm and its FPGA Implementation.
4. Design of On-Chip Bus with OCP Interface.
5. Design of a Self-Motivated Arbitration Scheme for the Multilayer AHB Busmatrix.
6. Low Complexity and Fast Computation for Recursive MDCT and IMDCT Algorithms
7. A Robust UART Architecture Based on Recursive Running Sum Filter for Better Noise Performance
8. Single chip encryptor/ decryptor core implementation using AES algoritham
9. Implementation of IEEE 802.11 a WLAN Baseband Processor
10. Design of Simple Spectrum Analyzer
11. A Dual-Purpose Real/Complex Logarithmic Number System ALU
12. An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform.
13. Power-Efficient Pipelined Reconfigurable Fixed-Width Baugh-Wooley Multipliers
14. A Spurious-Power Suppression Technique for Multimedia/DSP Applications
15. DDR3 based lookup circuit for high-performance network processing.
16. Multiplication Acceleration Through Twin Precision
17. A Parallel Pipelined Algorithm for the Computation of MDCT and IMDCT
18. High speed parallel architecture for cyclic convolution based on FNT
19. Design and Implementation of Wi-Fi MAC Transmit Protocol using VHDL
20. Design and Implementation of a 64-bit RISC Processor using VHDL
21. Implementation of a visible water marking in a secure still digital camera using VLSI design
22. Embedded a low area 32 bit AES for image encryption and decryption application
23. Design of AES (Advanced Encryption Standard) Encryption and Decryption)
24. 32-bit RISC CPU Based on MIPS
25. High Speed Hardware Implementation of 1D DCT/IDCT Efficient FPGA implementation of convolution
26. Implementation of a visible Watermarking in a secure still digital Camera using VLSI design
27. High Speed VLSI Architecture for General Linear Feedback Shift Register (LFSR) Structures
28. Implementation of FFT/IFFT Blocks for OFDM METHODOLOGIES
29. Design of 8-bit Microcontroller using verilog
30.
Design and Synthesis of High speed CAM using Xilinx Spartan3E
31. A Versatile Multimedia Functional Unit Design Using the Spurious Power Suppression Technique (Verilog)
32. Design and Implementation of Digital low power base band processor for RFID Tags (Verilog)
33. Design and Implementation of Reversible Watermarking for JPEG2000 Standard
34. FPGA Implementation of 3D Discrete Wavelet Transform for Real-Time Medical Imaging
35. Design and Implementation of High Speed DDR SDRAM (Dual Data Rate Synchronously Dynamic RAM) Controller (VHDL)
36. High Performance Complex Number Multiplier Using Booth-Wallace Algorithm
37. High Speed Parallel CRC Implementation Based On Unfolding, Pipelining and Retiming
38. A HIGH PERFORMANCE VLSI FFT ARCHITECTURE
Design of an Bus Bridge between OCP and AHB Protocol (VHDL)
40. Design of Gigabit Ethernet MAC (Medium Access Control) Transmitter
41. Design of an AMBA-Advanced High performance Bus (AHB) Protocol IP Block
42. Design of Data Encryption Standard (DES)
43. Design of Distributed Arithmetic FIR Filter
44. Design of Universal Asynchronous Receiver Transmitter (UART)
45. Design of Triple Data Encryption Standard (DES)
46. Design of 16 Point Radix-4 FFT (Fast Fourier Transform) Algorithm
47. Design of Dual Elevator Controller
48. Design of an ATM (Automated Teller Machine) Controller
49. Design of 8-Bit Pico Processor
50. Design of JPEG Image compression standard
51. Design of Digital FM Receiver using PLL (Phase Locked Loop)
52. Design of 16-bit QPSK (Quadrature Phase Shift Keying)
53. Design of 16-bit QAM (Quadrature Amplitude Modulation) Modulator
54. Design of AES (Advanced Encryption Standard) Encryption Algorithm with 128-bits Key Length
55. Design of RS-232 System Controller
56. Design of Floating-Point Multiplier using IEEE-754 Standard
57. Design and Implementation of OFDM Transmitter
58. Design and synthesis of ALU, Verification using Advanced design Verification Technique
59. Design of CRC (Cyclic Redundancy Check) Generator
60. Design Synthesis and Verification of Simple All Digital FM Receiver using Xilinx FPGA
61. Design and Verification of 8 bit Hamming Encoder and Decoder.
62. Design and Verification of PCI-Express Bus
63. Design of UART Simulation and Synthesis using Xilinx FPGA
64. Design and Verification of Modified Booths Algorithm-Synthesis using Xilinx ISE
65. 5x4Gbps 0.35 Micron CMOS CRC Generator Designed With Standard Cells
66. Design and Verification of CACHE COHERENCE MEMORY.
67. Design and Synthesis of MICRO UART using Xilinx spartan3E
68. IMPLEMENTATION OF ETHERNET TRIMODE MAC
69. Triple DES Encryption and Decryption core using VHDL
70. Design, simulation and Synthesis of CPU 8086 using Xilinx FPGA
71. Design Synthesis and Verification of PCI EXPRESS using Xilinx FPGA
Contact:- 01724690888, +91 9056501501